### CS151B/EE116C – Solutions to Homework #2

## Problem (1) B.24

If there is no overflow, the circuitry shown in Figure C.B.10 is sufficient – the "Set" output from bit 31 (the sign bit) can be used as the "Less" input for bit 0. However, if there is an overflow, the inverse of the sign bit must be used as the "Less" input for bit 0. Both cases are handled correctly by the following circuitry (replacing the bottom part – bit 31 – of Figure B.5.10):



"Less" input of bit 0

# **Problem (2)** B.26

$$\begin{array}{l} c4 = G_{3,0} + \ (P_{3,0} \bullet c0) \\ c8 = G_{7,4} + (P_{7,4} \bullet G_{3,0}) + (P_{7,4} \bullet P_{3,0} \bullet c0) \\ c12 = G_{11,8} + (P_{11,8} \bullet G_{7,4}) + (P_{11,8} \bullet P_{7,4} \bullet G_{3,0}) + (P_{11,8} \bullet P_{7,4} \bullet P_{3,0} \bullet c0) \\ c16 = G_{15,12} + (P_{15,12} \bullet G_{11,8}) + (P_{15,12} \bullet P_{11,8} \bullet G_{7,4}) + (P_{15,12} \bullet P_{11,8} \bullet P_{7,4} \bullet P_{3,0} \bullet c0) \end{array}$$

## **Problem (3)** B. 27

$$\begin{array}{l} c16 = G_{15,0} + \ (P_{15,0} \bullet c0) \\ c32 = G_{31,16} + \ (P_{31,16} \bullet G_{15,0}) + \ (P_{31,16} \bullet P_{15,0} \bullet c0) \\ c48 = G_{47,32} + \ (P_{47,32} \bullet G_{31,16}) + \ (P_{47,32} \bullet P_{31,16} \bullet G_{15,0}) + \ (P_{47,32} \bullet P_{31,16} \bullet P_{15,0} \bullet c0) \\ c64 = G_{63,48} + \ (P_{63,48} \bullet G_{47,32}) + \ (P_{63,48} \bullet P_{47,32} \bullet G_{31,16}) + \ (P_{63,48} \bullet P_{47,32} \bullet P_{31,16} \bullet G_{15,0}) + \ (P_{63,48} \bullet P_{47,32} \bullet P_{31,16} \bullet P_{15,0} \bullet c0) \\ \end{array}$$

### **Problem (4)** B. 30

#### Answer A:

Assumption: any gate delay = T, regardless of the number of inputs 1-bit full adder: CarryOut =2T, Sum =2T (Both of them are sum of products)

a. 64bit ripple carry adder: c64=128T,  $Sum_{63}=128T$  since  $64 \times 2T = 128T$ 

b. 64bit ripple carry of 4bit carry-lookahead adder: c64 = 35T,  $Sum_{63}=37T$  The delay of carry-lookahead unit:  $c1 \sim c4 = 2T$ , G=2T, P=1T

Thus, the delay of CLA4bit adders:

```
CLA4bit<sub>3,0</sub>: pi, gi = 1T, carry-lookahead unit(CLU) = 2T, c0 = 0T \rightarrow c1\simc4 = 3T, Sum<sub>3,0</sub> = 5T CLA4bit<sub>7,4</sub>: pi, gi = 1T, CLU= 2T, c4 = 3T \rightarrow c5\simc8 = 5T, Sum<sub>7,4</sub> = 7T
```

CLA4bit<sub>11.8</sub>: pi, gi = 1T, CLU= 2T, c8 = 5T 
$$\rightarrow$$
 c9~c12 = 7T, Sum<sub>11.8</sub> = 9T

CLA40II<sub>11,8</sub>. pi, gi = 11, CLU= 21, co = 51 
$$\rightarrow$$
 c9~c12 = 71, SuIII<sub>11,8</sub> = 91

CLA4bit<sub>15,12</sub>: pi, gi = 1T, CLU= 2T, c12 = 7T 
$$\rightarrow$$
 c13~ c15= 9T, Sum<sub>15,12</sub> = 11T

CLA4bit<sub>63,60</sub>: pi, gi = 1T, CLU= 2T, c60 = 33T  $\rightarrow$  c61~ c64= 35T, Sum<sub>15,12</sub> = 37T

c. 64bit ripple carry of 16bit hierarchical carry-lookahead adder: c64 = 11T, Sum=15T Unlike normal CLA4bit adder, each CLA4bit adder does not have the carry-out since these carry-out signals are generated in the CLU-2lev unit.

CLA4bit<sub>3,0</sub>: pi, gi = 1T, CLU= 2T, c0=0T 
$$\rightarrow$$
 c1~c3=3T, Sum<sub>3,0</sub> = 5T

CLA4bit<sub>7.4</sub>: pi, gi = 1T, CLU= 2T, c4 = 5T
$$\rightarrow$$
 c5 $\sim$ c7=7T, Sum<sub>7.4</sub> = 9T

CLA4bit<sub>11.8</sub>: pi, gi = 1T, CLU= 2T, c8 = 5T 
$$\rightarrow$$
 c9~c11=7T, Sum<sub>11.8</sub> = 9T

CLA4bit<sub>15,12</sub>: pi, gi = 1T, CLU= 2T, c12 = 5T 
$$\rightarrow$$
 c13~c15=7T, Sum<sub>15,12</sub> = 9T

HCLA16bit<sub>31.16</sub>: CLU-2lev generates c20, c24, c28, c32 at 7T since c16=5T

CLA4bit<sub>19.16</sub>: pi, gi = 1T, CLU= 2T, c16=5T 
$$\rightarrow$$
c17~c19=7T, Sum<sub>19.16</sub> = 9T

CLA4bit<sub>23 20</sub>: pi, gi = 1T, CLU= 2T, c20 = 7T
$$\rightarrow$$
 c21 $\sim$ c23=9T, Sum<sub>23 20</sub> = 11T

CLA4bit<sub>27.24</sub>: pi, gi = 1T, CLU= 2T, c24 = 7T 
$$\rightarrow$$
 c25~c27=9T, Sum<sub>27.24</sub> = 11T

CLA4bit<sub>31.28</sub>: pi, gi = 1T, CLU= 2T, c28 = 7T 
$$\rightarrow$$
 c29~c31=9T, Sum<sub>31.28</sub> = 11T

HCLA16bit<sub>47,32</sub>: CLU-2lev generates c36, c40, c44, c48 at 9T since c32=7T

. . .

HCLA16bit<sub>63 48</sub>: CLU-2lev generates c52, c56, c60, c64 at 11T since c48=9T

CLA4bit<sub>51,48</sub>: pi, gi = 1T, CLU= 2T, c48 = 9T 
$$\rightarrow$$
c49~c51=11T, Sum<sub>51,48</sub> = 13T

CLA4bit<sub>55,52</sub>: pi, gi = 1T, CLU= 2T, c52 = 11T 
$$\rightarrow$$
 c52~c55=13T, Sum<sub>55,52</sub> = 15T

CLA4bit<sub>59,56</sub>: pi, gi = 1T, CLU= 2T, c56 = 11T 
$$\rightarrow$$
 c56~c59=13T, Sum<sub>59,56</sub> = 15T

CLA4bit<sub>63.60</sub>: pi, gi = 1T, CLU= 2T, c60 = 11T 
$$\rightarrow$$
 c60~c63=13T, Sum<sub>63.60</sub> = 15T

d. 64bit three-level carry-lookahead adder: c64=7T, Sum=13T

Unlike normal HCLA16bit adder, each HCLA16bit adder does not have the carry-out since these carry-out signals are generated in the CLU-3lev unit.

#### CLU-3lev generates c16, c32, c48, c64 at 7T since c0=0T

```
HCLA16bit<sub>15,0</sub>: CLU-2lev generates c4, c8, c12 at 5T since c0=0T HCLA16bit<sub>31,16</sub>: CLU-2lev generates c20, c24, c28 at 9T since c16=7T HCLA16bit<sub>47,32</sub>: CLU-2lev generates c36, c40, c44 at 9T since c32=7T HCLA16bit<sub>63,48</sub>: CLU-2lev generates c52, c56, c60 at 9T since c48=7T CLA4bit<sub>51,48</sub>: pi, gi = 1T, CLU= 2T, c48 = 7T \rightarrowc49\simc51=9T, Sum<sub>51,48</sub> = 11T CLA4bit<sub>55,52</sub>: pi, gi = 1T, CLU= 2T, c52 = 9T \rightarrowc52\simc55=11T, Sum<sub>55,52</sub> = 13T CLA4bit<sub>59,56</sub>: pi, gi = 1T, CLU= 2T, c56 = 9T \rightarrowc56\simc59=11T , Sum<sub>63,60</sub> = 13T CLA4bit<sub>63,60</sub>: pi, gi = 1T, CLU= 2T, c60 = 9T \rightarrowc60\simc63=11T , Sum<sub>63,60</sub> = 13T
```

### **Answer B:**

Assumption: a delay of gate is proportion to the number of inputs 1bit full adder: CarryOut = 2T+3T = 5T, Sum=3T (a xor b xor c)



a. 64bit ripple carry adder: c64=320T (5T×64), Sum<sub>63</sub>= 318T (c63+3T)

b. 64bit ripple carry of 4bit carry-lookahead adder: c64 = 76T, Sum<sub>63</sub>=79T Carry-lookhead unit implementation is based on "carry-lookahead.pdf" in the courseweb.

```
Thus, each CLA4bit adders' delays follow:
CLA4bit<sub>3,0</sub>: pi, gi = 2T, c0 = 0T \rightarrow c1=4T, c2=8T, c3=10T, c4=12T, Sum<sub>3,0</sub> = 13T (c3+3T)
CLA4bit<sub>7.4</sub>: pi, gi = 2T, c4=12T \rightarrow c5=16T, c6=16T, c7=16T, c8=16T, Sum<sub>7.4</sub> = 19T (c7+3T)
CLA4bit<sub>11.8</sub>: pi, gi = 2T, c8 = 16T\rightarrow c9=20T, c10=20T, c11=20T, c12=20T, Sum<sub>11.8</sub> = 23T (c20+3T)
CLA4bit<sub>15.12</sub>:pi, gi = 2T, c12 = 20T\rightarrow c13=24T, c14=24T, c15=24T, c16=24T, Sum<sub>15.12</sub> = 27T (c15+3T)
                 pi, gi = 2T, c60 = 72T \rightarrow c61=76T, c62=76T, c63=76T, c64= 76T, Sum<sub>1512</sub> = 79T
CLA4bit<sub>63 60</sub>:
c. 64bit ripple carry of 16bit hierarchical carry-lookahead adder: c64 = 32T, Sum=39T
HCLA16bit<sub>15.0</sub>: CLU-2lev generates c4=12T, c8=16T, c12=18T, c16=20T, Sum_{15.0}=25T (c12+7T)
HCLA16bit<sub>31.16</sub>: CLU-2lev generates c20=24T, c24=24T, c28=24T, c32=24T, Sum<sub>31.16</sub>=31T (c28+7T)
HCLA16bit<sub>47,32</sub>: CLU-2lev generates c36=28T, c40=28T, c44=28T, c48=28T, Sum<sub>47,32</sub>=35T (c44+7T)
HCLA16bit<sub>63.48</sub>: CLU-2lev generates c52=32T, c56=32T, c60=32T, c64=32T, Sum<sub>63.48</sub>=39T (c60+7T)
d. 64bit three-level carry-lookahead adder: c64=28T, Sum=37T
CLU-3lev generates c16=20T, c32=24T, c48=26T, c64=28T at 7T since c0=0T, Gi=18T, and Pi=10T
HCLA16bit<sub>15.0</sub>: CLU-2lev generates c4=12T, c8=16T, c12=18T, Sum_{15.0}=25T (c12+7T)
HCLA16bit<sub>31.16</sub>: CLU-2lev generates c20=24T, c24=24T, c28=24T,Sum<sub>31.16</sub>=31T (c28+7T)
HCLA16bit<sub>47,32</sub>: CLU-2lev generates c36=28T, c40=28T, c44=28T, Sum<sub>47,32</sub>=35T (c44+7T)
HCLA16bit<sub>63.48</sub>: CLU-2lev generates c52=30T, c56=30T, c60=30T, Sum<sub>63.48</sub>=37T (c60+7T)
```